APPLICATION NOTE 6394

HOW TO DESIGN A NO-OPTO FLYBACK CONVERTER WITH SECONDARY-SIDE SYNCHRONOUS RECTIFICATION

By: Saikumar TV and K S Bhanuprasad

Abstract: This application note explains the procedure for designing a no-opto flyback converter with secondary-side synchronous rectification using the MAX17690 and MAX17606 to achieve high efficiency and better thermal management.

Introduction

Using a flyback converter for low- and medium-power applications is the preferred design choice due to the flyback converter’s simplicity and low cost. However, in isolated applications, the use of optocoupler or auxiliary winding for voltage feedback across the isolation boundary increases the number of components, and design complexity. The MAX17690, a no-opto flyback controller, eliminates the optocoupler or auxiliary winding, and achieves ±5% output voltage regulation over line, load, and temperature variations.

In low output voltage and high output current applications, the diode on the secondary side of the flyback converter dissipates a significant amount of power; this power loss reduces the converter’s efficiency. The MAX17606, a secondary-side synchronous MOSFET driver, helps in replacing the secondary diode with a MOSFET. This improves the efficiency and simplifies thermal management.

This application note provides the step-by-step procedure for designing the different components of the MAX17690 + MAX17606-based synchronous flyback design.

Design Example

The following specification is selected to demonstrate the design calculations for the MAX17690 and the MAX17606-based flyback converter. Figure 1 shows the typical application circuit for this application.
Table 1. Design Specifications

<table>
<thead>
<tr>
<th>Specification</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range</td>
<td>18V to 36V</td>
</tr>
<tr>
<td>Output voltage</td>
<td>5V</td>
</tr>
<tr>
<td>Maximum load current</td>
<td>1A</td>
</tr>
<tr>
<td>Steady-state output voltage ripple</td>
<td>1% of output voltage</td>
</tr>
</tbody>
</table>

Selection of Duty Cycle

Use the $V_{IN_{min}}$ and $V_{IN_{max}}$ from the selected specifications in the below equations to calculate the maximum duty cycle, $D_{max}$.

$$D_{max} = \left( \frac{V_{IN_{max}}}{V_{IN_{max}} + (2 \times V_{IN_{min}})} \right)$$

$$D_{max} = \left( \frac{36}{18 + (2 \times 18)} \right) = 0.5$$

where:

- $V_{IN_{min}}$ is the minimum input voltage in volts.
- $V_{IN_{max}}$ is the maximum input voltage in volts.
D\text{max} is the maximum operating duty cycle. If the calculated duty cycle is > 0.65, then choose D\text{max} to be 0.65p.u.

**Switching Frequency Selection**

Use the below equations to calculate the maximum possible switching frequency, f_{sw}.

\[
f_{sw} \leq \left(\frac{600000 \times D_{\text{max}} \times V_{IN\text{min}}}{V_{IN\text{max}}}\right)
\]

\[
f_{sw} \leq \left(\frac{600000 \times 0.5 \times 18}{36}\right)
\]

f_{sw} \leq 150kHz

For the present application, the switching frequency is selected as 150kHz. The R_{RT} is calculated for the selected f_{sw}.

\[
R_{RT} = \frac{5 \times 10^9}{f_{sw}}
\]

\[
R_{RT} = \frac{5 \times 10^9}{150000} = 33.3k \ \Omega
\]

A standard resistor of 33.2kΩ is selected.

**Transformer Magnetizing Inductance and Turns Ratio**

The MAX17690 and the MAX17606 are specifically designed for the isolated flyback converters operating in Discontinuous Conduction Mode (DCM) or Border Conduction Mode (BCM). Use the below equations to select the transformer magnetizing inductance (L_{MAG}) for DCM operation.

\[
L_{MAG} = \frac{0.43 \times (V_{IN\text{min}} \times D_{\text{max}})^2}{V_{OUT} \times I_{OUT} \times f_{sw}}
\]

\[
L_{MAG} = \frac{0.43 \times (18 \times 0.5)^2}{5 \times 1 \times 150000} = 46.4uH
\]

For the present design L_{MAG} is selected to be 46.4uH, and the allowable tolerance on the L_{MAG} is ±10%.

For the selected f_{sw} and the L_{MAG}, recalculate the D_{max} using the equations below:

\[
D_{\text{max}} = \frac{\sqrt{2.3 \times L_{MAG} \times V_{OUT} \times I_{OUT} \times f_{sw}}}{V_{IN\text{min}}}
\]

\[
D_{\text{max}} = \frac{\sqrt{2.3 \times 46.5 \times 10^{-6} \times 5 \times 1 \times 150000}}{18} = 0.5p.u
\]

The MAX17606 programs the turn-off trip point and decides the instant at which the secondary MOSFET is
turned off. Due to the variation on the turn-off point, the secondary MOSFET conduction time changes. To guarantee the DCM operation of the converter for the variations on the turn-off threshold, magnetizing inductance (±10%), and the switching frequency (±6%), select the turns-ratio (K) based on the below equations:

\[
K = \frac{N_s}{N_p} = \frac{0.64 \times V_{OUT} \times (1 - D)}{D_{\text{max}} \times V_{\text{INmin}}}
\]

\[
K = \frac{N_s}{N_p} = \frac{0.64 \times 5 \times (1 - 0.5)}{0.5 \times 18} = 0.177
\]

For the present design, K is chosen as 0.18 ±1%.

Selection of Current-Sense Resistor

For the selected \(L_{MAG}\) and \(f_{SW}\), the primary peak current is calculated using the equation below:

\[
I_{LIM} = \sqrt{\frac{2.3 \times V_{OUT} \times I_{OUT}}{L_{MAG} \times f_{SW}}} = 1.28A
\]

The threshold voltage of the peak current-limit comparator is set at 100mV (typ) and 90mV (min). With the expected tolerance of ±10% on the \(L_{MAG}\) and the ±6% on the \(f_{SW}\), to deliver the full-load power in all operating conditions, use the equations given below to calculate the current-sense resistor (\(R_{CS}\)) value.

\[
R_{CS} = \frac{0.08}{I_{LIM}}
\]

\[
R_{CS} = \frac{0.08}{1.28} = 62.5\text{mΩ}
\]

A standard resistor of 62.5mΩ ±1% is selected.

Selection of EN/UVLO and OVI Resistive Divider

The values of the resistor-divider can be selected so that the EN/UVLO pin voltage exceeds the 1.215V (typ) turn-on threshold at the desired input bus voltage (\(V_{\text{START}}\)). The same resistor-divider can be modified with an additional resistor (\(R_{OVI}\)) to implement input overvoltage (\(V_{OVI}\)) protection in addition to the EN/UVLO functionality, as shown in Figure 1. When the voltage at the OVI pin exceeds 1.215V (typ), the device stops switching. With the preselected value of 10kΩ for \(R_{OVI}\):

\[
R_{EN} = R_{OVI} \left( \frac{V_{OVI}}{V_{\text{START}}} - 1 \right)
\]

For the present application \(V_{\text{START}}\) and \(V_{OVI}\) are selected to be 17.5V and 36.2V.

\[
R_{EN} = 10 \times 1000 \times \left( \frac{36.2}{17.5} - 1 \right) = 10.7kΩ
\]

\[
R_{EN-\text{TOP}} = (R_{EN} + R_{OVI}) \times \left( \frac{V_{\text{START}}}{1.215} - 1 \right)
\]
A standard resistor of 280kΩ is selected.

Selection of $R_{TC}$ Resistor
Since in this design the secondary MOSFET is always programmed to conduct at the sampling instant of the output voltage, there is no need to compensate the diode forward-voltage temp coefficient on the primary. For details on how to select the $R_{TC}$ resistor for the other applications, refer to the MAX17690 IC data sheet.

$R_{TC} = \text{OPEN}$

Selection of $R_{IN}$, $R_{FB}$, and $R_{SET}$ Resistor
The $R_{IN}$, $R_{FB}$, and the $R_{SET}$ resistors program the output voltage and sampling instant for proper sampling of the output voltage. Use the below equations to calculate these values:

$$R_{SET} = 10k\Omega, \quad R_{FB} = \left(\frac{V_{OUT} \times R_{SET}}{K}\right) \quad \text{and} \quad R_{IN} = 0.6 \times R_{FB}$$

$$R_{FB} = \left(\frac{5 \times 10000}{0.18}\right) = 277.7k\Omega$$

Use the combination of standard resistors 274kΩ and 3.74kΩ to meet the required $R_{FB}$ value of 277.7kΩ.

$$R_{IN} = 0.6 \times 277.7 \times 10^3 = 166.6k\Omega$$

A standard resistor of 165kΩ is selected for this application.

In practice, due to the drop across the secondary leakage inductance of the transformer, the measured output voltage can deviate from the target output voltage. Use the below equations to readjust the output voltage to the desired value:

$$R_{FB(new)} = \frac{V_{O(Target)}}{V_{O(Measured)}} \times R_{FB}$$

$$R_{IN(new)} = 0.6 \times R_{FB(new)}$$

Soft-Start Capacitor Selection
For the desired soft-start time ($t_{SS} = 10\text{ms}$), the SS capacitor is selected using:

$$C_{SS} = 5 \times t_{SS} = 50nF$$

The soft-start capacitor selected is 47nF for the present design.

Selection of $R_{VCM}$ Resistor
The resistor connected between the VCM pin and SGND is used to scale the common-mode voltage of internal circuits within the operating range. Follow the below steps to select the $R_{\text{VCM}}$ resistor value for proper operation.

1. Calculate the internal scaling factor:

$$K_c = \frac{100 \times (1 - D)}{3 \times f_{\text{SW}} \times 10^{-12}}$$

$$K_c = \frac{100 \times 10^{-6} \times (1 - 0.5)}{3 \times 150000 \times 10^{-12}} = 111.1 = 111.1$$

2. From the below table, choose the row that has the equal or higher value for $K_c$ with respect to the calculated $K_c$ in Step 1. Select the row with $K_c = 160$ for the present design.

<table>
<thead>
<tr>
<th>$K_c$</th>
<th>$R_{\text{VCM}}$ (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>640</td>
<td>0</td>
</tr>
<tr>
<td>320</td>
<td>75k</td>
</tr>
<tr>
<td>160</td>
<td>124k</td>
</tr>
<tr>
<td>80</td>
<td>220k</td>
</tr>
<tr>
<td>40</td>
<td>Open</td>
</tr>
</tbody>
</table>

3. Select the resistor value from the corresponding row as the $R_{\text{VCM}}$ ($R_{\text{VCM}}$=124kΩ).

**Primary MOSFET Selection**

MOSFET selection criteria includes maximum drain voltage, primary peak/RMS current, the on-state resistance ($R_{\text{DS(ON)}}$), total gate charge ($Q_g$), the parasitic capacitance ($C_{\text{OSS}}$), and the maximum allowable power dissipation of the package without exceeding the junction temperature limits. The voltage seen by the MOSFET drain is the sum of the input voltage, the reflected secondary voltage on the transformer primary, and the leakage inductance spike. The MOSFET's absolute maximum $V_{\text{DS}}$ rating must be higher than the worst-case drain voltage.

$$V_{\text{DSmax}} = V_{\text{INmax}} + \left( \frac{2.5 \times (V_{\text{OUT}})}{K} \right)$$

$$V_{\text{DSmax}} = 36 + \left( \frac{2.5 \times (5)}{0.18} \right) = 105.4V$$

The “RCD and RC Snubber Circuit” section covers the selection of snubber components to limit the drain-to-source voltage to $V_{\text{DSmax}}$ value selected in the above equation.

The RMS current in the MOSFET can be calculated using the below equation:

$$I_{\text{MOSFET(RMS)}} = \sqrt{\frac{V_{\text{LIM}}^2 \times D}{3}}$$
In the present application, the FDMS86252 part is selected as the primary MOSFET to achieve high efficiency. From the MOSFET data sheet $R_{DS(ON)}$, the conduction loss in the MOSFET can be calculated using the equation given below:

$$P_{Conduction} = I_{MOSFET}^2 \times R_{DS(ON)}$$

$$P_{Conduction} = 0.522^2 \times 48 \times 10^{-3} = 13\text{mW}$$

For the selected MOSFET, the equation below gives another loss component, switching loss.

$$P_{Coss} = \frac{1}{2} \times C_{oss} \times (V_{DS})^2 \times f_{sw}$$

From the MOSFET data sheet, the $C_{oss}$ at 100V is given as 60pF.

$$P_{Coss} = \frac{1}{2} \times 60 \times 10^{-12} \times (105.4)^2 \times 150000 = 50\text{mW}$$

It is important to verify the maximum junction temperature of the MOSFET for the calculated losses using the below equation.

$$T_J = T_A + P_{MOSFET} \times R_{TH(JA)}$$

where $T_A$ is the ambient temperature, the $R_{TH(JA)}$ is the MOSFET thermal resistance from junction-to-ambient, and the $P_{MOSFET}$ is the total MOSFET losses.

In this high-efficiency design, for the selected MOSFET the total losses are a very small portion of output power, and its junction temperature is within the limits.

Use the below equation to calculate the IC driver losses for the selected MOSFET:

$$P_{INTVCC} = INTVCC \times Q_G \times f_{sw}$$

$$P_{INTVCC} = 7 \times 8 \times 10^{-9} \times 150000 = 8.4\text{mW}$$

Secondary MOSFET Selection

The voltage seen by the MOSFET drain is the sum of the output voltage and the reflected input voltage on the transformer secondary. Make sure that the maximum secondary $V_{DS}$ voltage, when the primary MOSFET is turned ON is less than 60V. The MOSFET’s absolute maximum $V_{DS}$ rating must be higher than the worst-case drain voltage.

$$V_{DS\text{max}} = V_{OUT} + (V_{IN\text{max}} \times K)$$
For the secondary MOSFET, the RMS current equation is given below:

\[ I_{\text{rms, MOSFET}} = \sqrt{\frac{2 \times I_{\text{OUT}} \times I_{\text{secpk}}}{3}} \]

For the stable operation of MAX17690 + MAX17606-based designs over the entire operating conditions, it is recommended to select the \( R_{\text{DS(ON)}} \) of the secondary MOSFET such that the voltage across the MOSFET (at room temperature) is greater than the 100mV when the peak secondary current is flowing through the MOSFET.

\[ I_{\text{secpk}} = \frac{I_{\text{LIM}}}{K} \]
\[ I_{\text{secpk}} = \frac{1.28}{0.18} = 7.1 \text{A} \]
\[ R_{\text{DS(ON)}} = \frac{0.1}{7.1} = 14 \text{m}\Omega \]

In the present application, STL51N3LLH5 is selected as the secondary MOSFET.

The losses in the secondary MOSFET can be calculated using the loss equations provided in the primary MOSFET selection section and the max junction temperature can be verified to be within limits.

**RCD and RC Snubber Circuit**

Ideally, the primary external MOSFET experiences a drain-source voltage stress equal to the sum of the input voltage and reflected voltage across the primary winding during the OFF period of the MOSFET. In practice, parasitic inductors and capacitors in the circuit, such as leakage inductance of the flyback transformer, cause voltage overshoot and ringing in addition to the ideally expected voltage stress. Snubber circuits are used to limit the voltage overshoots to safe levels within the voltage rating of the external MOSFET. The typical RCD snubber circuit and the relevant waveforms are shown in Figure 2 and Figure 3.

Use the following equations to calculate the snubber components:

\[ P_{\text{snub}} = 0.833 \times L_{\text{LIM}} \times (I_{\text{LIM}})^2 \times f_{\text{SW}} \]
\[ R_{\text{snub}} = \frac{6.25 \times (V_{\text{OUT}})^2}{K^2 \times P_{\text{snub}}} \]
\[ C_{\text{snub}} = \frac{2 \times L_{\text{LIM}} \times I_{\text{LIM}}^2 \times K^2}{(V_{\text{OUT}})^2} \]

where \( K = \frac{N_S}{N_P} \)
The voltage rating of the snubber diode is:

\[ V_{D2} = V_{\text{inmax}} + (2.5 \times \frac{V_{\text{OUT}}}{K}) \]

The RC component values are selected to be 60.4\( \Omega \), 2.2nF.

Figure 2. Waveforms with RCD clamp.
Figure 3. RC and RCD clamp circuitry.

The RCD clamp only limits the maximum voltage stress on the primary MOSFET, but the ringing due to interaction between $L_{lk}$ and $C_{par}$ on the drain node is not damped. Because the MAX17690 uses the drain voltage information to sample the output voltage, it is important to damp this ringing within 350ns from the NDRV falling. In designs where this ringing is dominant, an RC snubber placed across the transformer primary winding damps this ringing. Use the following steps for designing an effective RC snubber:

1. Measure the ringing time period from the drain node voltage.

$$t_1 = 2\pi \sqrt{L_{lk} \times C_{par}}$$
2. Add a test capacitance starting with 100pF until the time period of the ringing is 1.5 to 2 x \( t_1 \). For the added capacitance \( C_D \), measure the new ringing time period:

\[
t_2 = 2\pi \sqrt{L_{lk} \times (C_{par} + C_D)}
\]

3. Use the following equation to calculate the drain node capacitance:

\[
C_{par} = \left( \frac{t_2}{t_1} \right)^2 \left( \frac{t_2}{t_1} - 1 \right)
\]

4. Use the following equation to calculate the leakage inductance:

\[
L_{lk} = \frac{t_1^2}{\left( 4 \times \pi^2 \times C_{par} \right)}
\]

5. Now, use the following equations to calculate the RC snubber values:

\[
C_c = 1.5 \text{ to } 2 \times \text{the } C_{par}
\]

\[
R_c = \sqrt{\frac{L_{lk}}{C_{par}}}
\]

The \( R_c \) and \( C_c \) values are selected to be 47Ω and 220pF.

**Selection of RTOFF Resistor**

The MAX17606 IC data sheet explains the details of the \( R_{TOFF} \) requirement and the selection. For a new design, assume the minimum blanking time required to be 1.5μs. The value of the \( R_{TOFF} \) for the corresponding blanking time is 145kΩ. The standard resistor of 147kΩ can be selected for most of the designs to check the ringing time and to determine the actual value of \( R_{TOFF} \).

Based on the actual ringing time \( (t_R) \) on the secondary MOSFET drain node shown in Figure 4, the new value of \( R_{TOFF} \) can be selected using the equation below:

\[
R_{TOFF} = \frac{t_R - 13}{10.25}, \text{ where } R_{TOFF} \text{ is in kΩ and } t_R \text{ is in ns.}
\]
Figure 4. Secondary waveforms during synchronous MOSFET conduction.

Selection of $R_{DRN}$ Resistor

A resistor connected between drain node of the MOSFET and the DRN pin of the MAX17606 decides the secondary MOSFET turn-off instant. The below equation can be arrived using the equivalent circuit shown in Figure 5 depicting various parameters of the MOSFET and the MAX17606 associated components.

$$R_{DRN} = \frac{R_{TOFF}}{1.21} \times \left(0.03 + V_{\text{trip}} - L_{\text{stray}} \frac{dV_{\text{sec}}}{dt}\right)$$

where:

$L_{\text{stray}}$ is the MOSFET package lead inductance (see Table 2 for lead inductance of various packages).

$$\frac{dV_{\text{sec}}}{dt} = \frac{V_{\text{OUT}}}{K^2 \times L_{\text{MAG}}}$$

$V_{\text{trip}}$. $V_{\text{trip}}$ should be selected as 0mV (corresponds to zero secondary current instant) for $f_{sw} \leq 100kHz$ and -6mV for $f_{sw} > 100kHz$. This ensures the proper output voltage sampling and stable operation of the MAX17690 + MAX17606-based design.
In practice, due to delay from the comparator circuit and MOSFET turn-off time ($t_{\text{OFF}}$, given in the MOSFET data sheet), the $R_{\text{DRN}}$ equation given above does not predict the exact turn-off instant. The equation given below includes these delays and determines the turn-off instant:

$$R_{\text{DRN}} = R_{\text{TOFF}} \cdot \left( \frac{1.21}{0.03 + V_{\text{trip}} - L_{\text{stray}}} \frac{di_{\text{sec}}}{dt} + V_{\text{DELAY}} \right)$$
where:

\[ V_{\text{DELAY}} = (t_{\text{DELAY}} + t_{\text{OFF}}) \times R_{\text{DS(ON)}} \times \frac{\text{di}_{\text{sec}}}{\text{dt}} \]

\( t_{\text{DELAY}} \) can be calculated using Table 3.

### Table 3. MAX17606 Turn-Off Delay

<table>
<thead>
<tr>
<th>S.No</th>
<th>( R_{\text{DS(ON)}} \times \frac{\text{di}_{\text{sec}}}{\text{dt}} ) (mV/( \mu )s)</th>
<th>( t_{\text{DELAY}} ) (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>100.00</td>
<td>41</td>
</tr>
<tr>
<td>2</td>
<td>66.67</td>
<td>45</td>
</tr>
<tr>
<td>3</td>
<td>44.44</td>
<td>47</td>
</tr>
<tr>
<td>4</td>
<td>29.63</td>
<td>53</td>
</tr>
<tr>
<td>5</td>
<td>19.75</td>
<td>56</td>
</tr>
<tr>
<td>6</td>
<td>13.17</td>
<td>63</td>
</tr>
<tr>
<td>7</td>
<td>8.78</td>
<td>65</td>
</tr>
<tr>
<td>8</td>
<td>5.85</td>
<td>80</td>
</tr>
</tbody>
</table>

For the present design:

\[ V_{\text{DELAY}} = (47 \times 10^{-9} + 5.6 \times 10^{-9}) \times 14 \times 10^{-3} \times 3.4 \times 10^6 = 2.5 \text{mV} \]

\[ R_{\text{DRN}} = \frac{147 \times 10^3}{1.21} \times \left( 0.03 - 0.006 - 1.8 \times 10^{-9} \times 3.4 \times 10^6 + 0.0025 \right) = 2.47k\Omega \]

A standard resistor of 2.49k\( \Omega \) is selected to be the DRN resistor.

### Short Circuit Protection

The MAX17690 offers a hiccup scheme that protects and reduces power dissipation in the circuit under output short-circuit conditions. One occurrence of the runaway current limit, or output voltage less than 70% of regulated voltage, would trigger a hiccup mode that protects the converter by immediately suspending the switching for the period of 16,384 clock cycles. The threshold voltage of the runaway current limit comparator is set at 120mV (typ).

### Minimum Load Requirement

The MAX17690 samples the output voltage feedback when the primary MOSFET is turned off and energy stored during the “ON time” is being delivered to the secondary. Therefore, it is mandatory to switch the external MOSFET to sample the reflected output voltage. Due to the default switching, a minimum amount of energy is delivered to the output capacitor under no-load conditions. This small minimum load can easily be provided on the output by connecting a fixed resistor. In the absence of a minimum load, or a load less than the “minimum load,” the output voltage rises to higher values. To protect for this condition, a Zener diode of
appropriate breakdown voltage rating can be installed on the output. Care should be taken to ensure that the Zener breakdown voltage is outside the output voltage envelope in both steady-state and transient conditions.

Under ideal circuit working conditions, the MAX17690 is designed to regulate the output voltage with 1% of full-load rated current on the output. With nonidealities, in most of the designs the current required to regulate the output voltage is less than 2% of the full-load rated current.

**Note:** Refer to the MAX17690 IC data sheet for more information.

### Zener and the Series Resistor Selection

A Zener diode with a Zener breakdown of 10% to 15% higher than the output voltage can serve as a minimum load if preloading is not acceptable. For a 5V output voltage, the Zener breakdown ($V_{\text{ZenerBR}}$) is selected to be 5.6V. The maximum power dissipation in the Zener diode at no-load is calculated as:

$$P_{\text{Zener}} = I_{\text{minload}} \times V_{\text{ZenerBR}}$$

$$P_{\text{Zener}} = 0.02 \times 5.6 = 112\text{mW}$$

where $I_{\text{minload}}$ is the minimum load required.

In the present design, the 2% of full-load current is 20mA.

For the present design, a 5.6V, 0.5W MMSZ5232B Zener is selected. The resistor in series with the Zener is calculated based on the Zener breakdown voltage and the desired no-load output voltage.

$$R_{\text{Zener}} = \frac{V_{\text{OUT(NL)}} - V_{\text{ZenerBR}}}{I_{\text{minload}}}$$

For the present design, the output voltage at absolute no load is set at 6V.

$$R_{\text{Zener}} = \frac{6 - 5.6}{0.02} = 20\Omega$$

A standard resistor of 22Ω is selected.

The power dissipation in this resistor is given by:

$$P_{R_{\text{Zener}}} = I_{\text{minload}}^2 \times R_{\text{Zener}}$$

$$P_{R_{\text{Zener}}} = 0.02^2 \times 22 = 8.8\text{mW}$$

### Input Capacitor Selection

For DC-DC applications, X7R ceramic capacitors are preferred due to their stability and a low effective series resistance (ESR) and effective series inductance (ESL) over temperature. The minimum value of the input capacitor is expressed as:
Considering a 2% ripple on the minimum supply voltage, the input capacitance is:

\[
C_{IN} = \frac{\frac{D_{\text{max}}}{1} \times L_{\text{IM}} \times \left(1-\frac{D_{\text{max}}}{2}\right)^2}{2 \times f_{\text{SW}} \times V_{\text{IN RIPPLE}}} = 3.3 \mu F
\]

Two 2.2\,\mu F, 100V 1210 capacitors have been used in the present design considering the DC-biasing.

### Output Capacitor Selection

The output capacitor is selected to limit the output voltage dip to 3% of output voltage for a 50% load step of the rated output current, using the equations below. The recommended bandwidth for the MAX17690-based converter is between \( f_{\text{SW}}/20 \) and \( f_{\text{SW}}/40 \). For the present design, the bandwidth is selected as 7kHz.

\[
t_{\text{RESPONSE}} \approx 0.33 + \frac{1}{f_{\text{SW}}}
\]

\[
t_{\text{RESPONSE}} \approx 0.33 + \frac{1}{7000} + \frac{1}{150000}
\]

\[
t_{\text{RESPONSE}} \approx 53.8 \mu s
\]

\[
C_{\text{OUT}} = \frac{I_{\text{STEP}} \times t_{\text{RESPONSE}}}{2 \times \Delta V_{\text{OUT}}}
\]

\[
C_{\text{OUT}} = \frac{0.5 \times 54.2 \times 10^{-6}}{2 \times 0.03 \times 5} = 39.6 \mu F
\]

From the DC-bias characteristics, the 100\,\mu F, 6.3V 1210 capacitor offers 43mF at 5V. Hence, two 100\,\mu F, 6.3V 1210 capacitors are selected for the present design.

The output voltage ripple is determined by the bulk capacitance and ESR (\( R_{\text{ESR}} \)) of the output capacitor. When using ceramic capacitors, the ESR ripple can be neglected in most of the cases. For the high-ripple current aluminum capacitor, the capacitance calculation begins with the maximum acceptable ripple voltage and how this ripple should be divided between the ESR step and the ripple offered by the bulk capacitance.

For a 1% contribution to the total ripple voltage, the ESR of the output capacitor should be:

\[
R_{\text{ESR}} \leq \frac{0.01 \times V_{\text{OUT}} \times (1-D_{\text{MAX}})}{2 \times I_{\text{OUT}}}
\]

For a 1% contribution to the total ripple voltage, the bulk capacitance should be:

\[
C_{\text{OUT}} < \frac{I_{\text{OUT}}}{0.01 \times V_{\text{OUT}} \times f_{\text{SW}}}
\]
Loop Compensation

The loop compensation values are calculated as follows:

\[ f_p = \frac{I_{OUT}}{\pi \times V_{OUT} \times C_{OUT}} = \frac{1}{\pi \times 5 \times 85 \times 10^{-6}} = 740.1 \text{Hz} \]

\[ R_Z = 12500 \times R_{CS} \left( \frac{f_0}{f_p} \right) \sqrt{\frac{V_{OUT} \times I_{OUT}}{2 \times L_{PRI} \times F_{SW}}} \]

\[ R_Z = 12500 \times 0.062 \left( \frac{7000}{746.4} \right) \sqrt{\frac{5 \times 1}{2 \times 46.4 \times 10^{-6} \times 150000}} \]

\[ R_Z = 4.39 \Omega \]

A standard resistor of 4.3kΩ is selected.

\[ C_z = \frac{1}{2\pi \times R_Z \times f_p} \]

\[ C_z = \frac{1}{2\pi \times 4300 \times 740.1} = 50 \text{nF} \]

A standard capacitor of 47nF is selected.

\[ C_p = \frac{1}{\pi \times R_Z \times f_{SW}} = \frac{1}{\pi \times 4300 \times 150000} = 493 \text{pF} \]

A standard capacitor of 470pF is selected.

Note: When the ESR zero of the output capacitor is significant, the compensator pole capacitor \( (C_p) \) should be selected to cancel the ESR zero.

\[ C_p = \frac{1}{2\pi \times R_Z \times f_{ESR}} \]

PCB Guidelines

Careful PCB layout is critical to achieve stable operation of any power-supply design. Follow the below guidelines for good PCB layout:

1. Keep the loop area of paths carrying the pulsed currents as small as possible. In flyback design, the loop created by the \( V_{IN} \) bypass capacitor, transformer primary winding, MOSFET switch, and sense resistor is critical. Similarly, the high-frequency current path for the MOSFET gate switching from the INTVCC capacitor through the source of the MOSFET and sense resistor is also critical.
2. The INTVCC bypass capacitor should be connected right across the INTVCC and PGND pins of the MAX17690.
3. A bypass capacitor should be connected across the \( V_{IN} \) and SGND pins and should be placed close to MAX17690.
4. The IC’s exposed pad should be directly connected to the MAX17690’s SGND pin. The exposed pad
should also be connected to the SGND plane in other layers by means of thermal vias under the
exposed pad so that the heat flows to the large “signal ground” (SGND) plane.

5. The $R_{FB}$ resistor trace length should be kept as small as possible.

6. The PGND connection from the INTVCC capacitor and the SGND plane should be star connected at
   the negative terminal of the current-sense resistor.

7. The proper sensing of drain-to-source voltage across the secondary MOSFET is critical in MAX17606.
   The $R_{DRN}$ should be Kelvin connected to the drain of the synchronous MOSFET. The source pin of the
   MOSFET should also be Kelvin connected to the MAX17606 GND pin.

8. Connect the $R_{TOFF}$ resistor directly between TOFF pin and the MAX17606 GND pin. The return path
   should not be connected to ground plane.

Reference Design: MAX17690EVKITA#

Figure 6. MAX17690EVKITA# schematic.

PowerPAK is a registered trademark of Siliconix Inc., a wholly owned subsidiary of Vishay Intertechnology.

<table>
<thead>
<tr>
<th>Related Parts</th>
<th>Description</th>
<th>Free Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAX17606</td>
<td>Secondary-Side Synchronous MOSFET Driver for Flyback Converters</td>
<td></td>
</tr>
<tr>
<td>MAX17690</td>
<td>60V, No-Opto Isolated Flyback Controller</td>
<td></td>
</tr>
<tr>
<td>MAX17690EVKITA</td>
<td>Evaluation Kit for the MAX17690</td>
<td></td>
</tr>
</tbody>
</table>