APPLICATION NOTE 3478

Flash Memory Selection

Mar 14, 2005

Abstract: This application note describes those requirements and gives examples of memory chips that are compatible with the DS80C400/DS80C410/DS80C411. Software code is presented that can be used to erase and program flash memory that is electrically compatible, but not ROM-loader software compatible.

Note: Maxim Integrated does not have information regarding the availability of devices mentioned in this application note or the availability of alternate devices. The user assumes full responsibility for certifying the suitability, including electrical specifications and availability, of a particular device in their application.

Requirements

Electrical
The DS80C400/DS80C410/DS80C411 require 3.3V byte-wide (x8) flash memory.

Access Time
The DS80C400/DS80C410/DS80C411 execution speed (CPU speed) is the crystal speed, times the clock multiplier. (The clock multiplier is not changed by the ROM loader, but can be set by application software.) The clock period \( t_{clcl} \) is calculated as \( 1/(CPU \text{ speed}) \).

Execution out of flash is only possible when the flash memory meets the DS80C400/DS80C410/DS80C411 timing requirements, as listed in the respective data sheets.

Meeting the following two timing requirements, for example, is an easy way to limit the field of possible parts (Before committing to a design, all other parameters should also be verified.):

- "PSEN low to valid instruction in" \( (t_{pilvl} = 2 \times t_{cmdl} + 25\text{ns}) \): The flash output enable to output delay time, \( t_{glqv} \), must be faster than the DS80C400/DS80C410/DS80C411 \( t_{pliv} \). For example, AM29LV081B-70 has a \( t_{glqv} \) of 30ns and a 30MHz DS80C400 \( t_{cmdl} = 33.3\text{ns} \) has a \( t_{pilvl} \) of 41.6ns.
- "Address to valid data in" \( (t_{aviv1} = 3 \times t_{cmdl} + 19\text{ns}) \): The flash access time, \( t_{avav} \), must be faster than this number. For example, when running at 25MHz, \( t_{cmdl} \) is 40ns and \( t_{avav} \) must therefore be smaller than 101ns.

Table 1 shows examples of execution speeds for the DS80C400 and the AM29LV081 flash.

<table>
<thead>
<tr>
<th>Rated Flash Speed</th>
<th>Max CPU Speed</th>
</tr>
</thead>
<tbody>
<tr>
<td>55ns</td>
<td>40MHz</td>
</tr>
<tr>
<td>70ns</td>
<td>33MHz</td>
</tr>
<tr>
<td>90ns</td>
<td>27.5MHz</td>
</tr>
<tr>
<td>120ns</td>
<td>21MHz</td>
</tr>
<tr>
<td>150ns</td>
<td>17MHz</td>
</tr>
</tbody>
</table>

The CPU crystal should be a good serial baud-rate generator. Also, operation on a 100Mb network is only possible when CPU speed is higher than approximately 27MHz.

ROM Loader
The DS80C400/DS80C410/DS80C411 provide a built-in ROM that supports loading SRAM and flash through the serial port and through the network. Note that the maximum loader serial-port baud rate is limited by the crystal speed, e.g., 115200bps requires at least 20MHz.
Loader Algorithm
The ROM loader has built-in algorithms for flash sector erase and flash byte programming. The loader assumes a uniform sector size of 64KB and uses the programming algorithms shown in Table 2.

<table>
<thead>
<tr>
<th>Table 2. ROM Loader Flash Algorithms</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operation</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>Program Sector Erase</td>
</tr>
</tbody>
</table>

Note: Table 2 lists DS80C4XX address lines A15–A0 only. A2–A16 are always the sector address. All numbers in hexadecimal.

Flash Address Lines
Most flash memories ignore the high-order address bits (DS80C400/DS80C410/DS80C411 address bits A12 and higher) when matching the "magic" address. To initiate a programming sequence, for example, it does not matter whether the first address is 5555h or 555h.

Some flash memories also ignore the lowest address bit (called A-1 on word/byte selectable memories, else A0). For example, it does not matter whether the address is 555h or 554h.

This means that, while some memories appear incompatible at first glance, full compatibility with the DS80C400/DS80C410/DS80C411 loader can be achieved by connecting the flash address lines, as shown in Table 3, columns (B) or (C). All other flash memories (without address line A-1, and where not listed otherwise in Table 4) should be connected as shown in column (A).

<table>
<thead>
<tr>
<th>Table 3. Address Line Connections</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DS80C4xx Address Line</strong></td>
</tr>
<tr>
<td>A0</td>
</tr>
<tr>
<td>A1</td>
</tr>
<tr>
<td>A2</td>
</tr>
<tr>
<td>A3</td>
</tr>
<tr>
<td>A4</td>
</tr>
<tr>
<td>A5</td>
</tr>
<tr>
<td>A6</td>
</tr>
<tr>
<td>A7</td>
</tr>
<tr>
<td>A8</td>
</tr>
<tr>
<td>A9</td>
</tr>
<tr>
<td>A10</td>
</tr>
<tr>
<td>A11</td>
</tr>
<tr>
<td>A12</td>
</tr>
<tr>
<td>A13</td>
</tr>
<tr>
<td>A14</td>
</tr>
<tr>
<td>...</td>
</tr>
<tr>
<td>A(n)</td>
</tr>
</tbody>
</table>

Loader Support Levels
A **fully supported** flash memory works “out of the box” with the ROM loader.

A **partially supported** flash memory needs application software help to erase flash sectors, but is programmable by the ROM. Most flash memories in this class have a boot sector that can be programmed, but not fully erased by the ROM loader.
Table 4 shows a selection of flash memories and their respective ROM loader compatibilities. This table may be of assistance in determining the suitability of alternate devices.

<table>
<thead>
<tr>
<th>Vendor (ID)</th>
<th>Device (ID)</th>
<th>Size (Byte)</th>
<th>Blocks</th>
<th>ROM Support</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Atmel (1F)</td>
<td>AT49BV001A (4,5)</td>
<td>128K</td>
<td>B</td>
<td>Prog</td>
<td>ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td>Macromix (C2)</td>
<td>MX29LV081 (38)</td>
<td>1M</td>
<td>U</td>
<td>Full</td>
<td>Data sheet shows incompatibility for sector erase, but sector erase does work in practice.</td>
</tr>
<tr>
<td></td>
<td>MX29LV017B (C8)</td>
<td>2M</td>
<td>U</td>
<td>Full</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>MX29LV033A (A3)</td>
<td>4M</td>
<td>U</td>
<td>Full</td>
<td>—</td>
</tr>
<tr>
<td>Spansion (01)</td>
<td>AM29LV200B (3B,BF)</td>
<td>256K</td>
<td>B</td>
<td>Prog</td>
<td>Requires address line connection (B). ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV004B (B5,B6)</td>
<td>512K</td>
<td>B</td>
<td>Prog</td>
<td>ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV040B (4F)</td>
<td>512K</td>
<td>U</td>
<td>Full</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>AM29LV400B (B9,BA)</td>
<td>512K</td>
<td>B</td>
<td>Prog</td>
<td>Requires address line connection (B). ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV008B (37,3E)</td>
<td>1M</td>
<td>B</td>
<td>Prog</td>
<td>ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV081B (38)</td>
<td>1M</td>
<td>U</td>
<td>Full</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>AM29LV800 (5B,DA)</td>
<td>1M</td>
<td>B</td>
<td>Prog</td>
<td>Requires address line connection (B). ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV017D (4F)</td>
<td>2M</td>
<td>U</td>
<td>Full</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>AM29LV116D (4C,C7)</td>
<td>2M</td>
<td>B</td>
<td>Prog</td>
<td>ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV160B/D or S29AL016D (49,C4)</td>
<td>2M</td>
<td>B</td>
<td>Prog</td>
<td>Requires address line connection (B). ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>AM29LV033C or S29AL032D Model 0 (A3)</td>
<td>4M</td>
<td>U</td>
<td>Full</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>AM29LV320D or S29AL032D Model 3/4 (F6,F9)</td>
<td>4M</td>
<td>B</td>
<td>Prog</td>
<td>Requires address line connection (B). ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td>SST (BF)</td>
<td>SST39VF1681/2 (C8)</td>
<td>2M</td>
<td>U</td>
<td>Full</td>
<td>Requires address line connection (C).</td>
</tr>
<tr>
<td>ST Microelectronics (20)</td>
<td>M29W004B (EA,EB)</td>
<td>512K</td>
<td>B</td>
<td>Prog</td>
<td>ROM can program, but not erase part of the boot sector.</td>
</tr>
<tr>
<td></td>
<td>M29W040B (E3)</td>
<td>512K</td>
<td>U</td>
<td>Prog</td>
<td>Should be fully supported according to data sheet, but sector erase algorithm does not work in practice.</td>
</tr>
<tr>
<td></td>
<td>M29W008D (D2,DC)</td>
<td>1M</td>
<td>B</td>
<td>Prog</td>
<td>ROM can program, but not erase part of the boot sector.</td>
</tr>
</tbody>
</table>

Legend:
Blocks Column: B = Device has boot block, U = Uniform 64KB block size, O = Uniform block size other than 64KB Vendor and Device IDs in hexadecimal.
ROM Support Column: Full Support, ROM can Program, or No Support
Flash Software

If a particular memory is not fully supported by the ROM loader, it can be erased/programmed by software loaded into SRAM. Listing 1 shows software that erases a flash chip. Listing 2 shows how to program a flash sector by copying 64KB from SRAM into flash. These example programs typically have to be modified to match the programming algorithm of a particular flash.

The example programs load into the first 64KB of SRAM ("bank 0"). When using the Microcontroller Tool Kit (MTK), turn off the "Clear Heap" option. When using the ROM loader to program partially supported flash memories (after running the chip erase program), turn off the "AutoZap" option in the Java Development Kit or the "Erase Flash" option in MTK.

Listing 1. Erase Flash Chip (chiperase.asm)

;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
/* Copyright (C) 2013 Maxim Integrated, All Rights Reserved. */
/* Permission is hereby granted, free of charge, to any person obtaining a */
/* copy of this software and associated documentation files (the "Software"), */
/* to deal in the Software without restriction, including without limitation */
/* the rights to use, copy, modify, merge, publish, distribute, sublicense, */
/* and/or sell copies of the Software, and to permit persons to whom the */
/* Software is furnished to do so, subject to the following conditions: */
/* */
/* The above copyright notice and this permission notice shall be included */
/* in all copies or substantial portions of the Software. */
/* */
/* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS */
/* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF */
/* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. */
/* IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES */
/* OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, */
/* ARISING FROM, OUT OF, OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR */
/* OTHER DEALINGS IN THE SOFTWARE. */
/* */
/* Except as contained in this notice, the name of Maxim Integrated */
/* shall not be used except as stated in the Maxim Integrated */
/* Branding Policy. */
;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
/* This program demonstrates how to erase a flash memory chip that is not */
/* supported by the ROM loader of the networked microcontrollers. */
/* */
/* To build this program, run */
/* macro chiperase.asm */
/* a390 -d -l chiperase.mpp */
/* */
/* To execute, load into SRAM and use loader commands 'B0', 'X0'. */
/* */
/* Note: When using MTK to load this code, be sure to disable the "Clear Heap" */
/* option. */
/* */
/* The flash memory we want to erase is connected to CE2\, or address 400000h, */
/* since the ROM uses 2MB per chip enable. */
FLASH ADDRESS EQU 400000h
/* Different flash memories use different addresses to "tickle" flash programming/ */
/* erase operation. */
Erase ST M29W040
FLASH_TICKLE0 EQU (FLASH_ADDRESS or 555h)
FLASH_TICKLE1 EQU (FLASH_ADDRESS or 2aah)
Erase AM29LV200BT
FLASH_TICKLE0 EQU (FLASH_ADDRESS or 0aaah)
FLASH_TICKLE1 EQU (FLASH_ADDRESS or 555h)

org 000000h

start:
    ; The ROM enables 24-bit mode and disables interrupts.
    ; No other initialization is necessary.
    ; Start flash chip erase
    ; 1st Cycle
    mov dptr, #FLASH_TICKLE0
    mov a, #0aah
    movx @dptr, a

    ; 2nd Cycle
    mov dptr, #FLASH_TICKLE1
    mov a, #55h
    movx @dptr, a

    ; 3rd Cycle
    mov dptr, #FLASH_TICKLE0
    mov a, #80h
    movx @dptr, a

    ; 4th Cycle
    mov dptr, #FLASH_TICKLE0
    mov a, #0aah
    movx @dptr, a

    ; 5th Cycle
    mov dptr, #FLASH_TICKLE1
    mov a, #55h
    movx @dptr, a

    ; 6th Cycle
    mov dptr, #FLASH_TICKLE0
    mov a, #10h
    movx @dptr, a

    ; Wait for operation to complete
    mov dptr, #FLASH_ADDRESS
    wait:
    movx a, @dptr
    cjne a, #0ffh, wait

    ; Reset
    mov dptr, #FLASH_ADDRESS
    mov a, #0f0h
    movx @dptr, a

    ; Print success message
    mov a, #'D'
    acall printchar
    mov a, #'O'
    acall printchar
    mov a, #'N'
    acall printchar
    mov a, #'E'
    acall printchar

    ; Done!
    sjmp $
Serial port 0 is initialized by the loader. Printing a character is therefore trivial.

```
tix equ 1
printchar:
    jnb  tix, $ 
    clr tix
    mov sbuf, a
    jnb  tix, $
    ret
end
```

**Listing 2. Programming Unsupported Flash (flashprogram.asm)**

```
;****************************************************************************
;* Copyright (C) 2013 Maxim Integrated, All Rights Reserved.
;*
;* Permission is hereby granted, free of charge, to any person obtaining a
;* copy of this software and associated documentation files (the "Software"),
;* to deal in the Software without restriction, including without limitation
;* the rights to use, copy, modify, merge, publish, distribute, sublicense,
;* and/or sell copies of the Software, and to permit persons to whom the
;* Software is furnished to do so, subject to the following conditions:
;*
;* The above copyright notice and this permission notice shall be included
;* in all copies or substantial portions of the Software.
;*
;* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
;* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
;* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
;* IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
;* OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
;* ARISING FROM, OUT OF, OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
;* OTHER DEALINGS IN THE SOFTWARE.
;*
;* Except as contained in this notice, the name of Maxim Integrated
;* shall not be used except as stated in the Maxim Integrated
;* Branding Policy.
;****************************************************************************

; This program demonstrates how to erase a flash memory chip that is not
; supported by the ROM loader of the networked microcontrollers.
;
; To build this program, run
;  macro flashprogram.asm
;  a390 -d -l flashprogram.mpp
;
; To execute, first load the data you wish to program into SRAM memory in
; bank 1 (010000h - 01ffffh). Then, load this code into SRAM and use
; the loader commands 'B0', 'X100'.
;
; Note: When using MTK to load this code, be sure to disable the "Clear Heap"
; option.
;
; The flash memory we want to program is connected to CE2\, or address 400000h,
; since the ROM uses 2MB per chip enable.

FLASH_ADDRESS EQU 400000h

; Different flash memories use different addresses to "tickle" flash programming/
; erase operation.

Byte Program AM29LV200BT
FLASH_TICKLE0 EQU (FLASH_ADDRESS or 0aaS)h
FLASH_TICKLE1 EQU (FLASH_ADDRESS or 555h)

; Address of programming buffer in SRAM
PROG_BUFFER EQU 010000h

; We want to program a whole 64KB block
PROG_SIZE EQU 10000h

; This example program uses three datapointers
dps equ 086h

org 000100h

start:
; The ROM enables 24-bit mode and disables interrupts.
; No other initialization is necessary.
; Make sure r2 is in register bank 0
mov psw, #0

; Number of bytes to program
mov r1, #high(PROG_SIZE)
mov r0, #low(PROG_SIZE)

; Source
mov dps, #1
mov dptr, #PROG_BUFFER

; Destination
mov dps, #8
mov dptr, #FLASH_ADDRESS

loop:
; Start flash chip program for this byte
; Get source byte
mov dps, #1
movx a, @dptr
inc dptr

; Save byte we wish to program
mov r2, a

; No need to write the same byte again
; (also prevents writing of 0ffh)
mov dps, #8
movx a, @dptr
xrl a, r2
jz next

; Select dptr0
mov dps, #0

; 1st Cycle
mov dptr, #FLASH_TICKLE0
mov a, #0aaS
movx @dptr, a

; 2nd Cycle
mov dptr, #FLASH_TICKLE1
mov a, #55h
movx @dptr, a

; 3rd Cycle
mov dptr, #FLASH_TICKLE0
mov a, #0a0h
movx @dptr, a

; 4th Cycle: Put destination byte
mov dps, #8
mov a, r2
movx @dptr, a

; Wait for operation to complete
wait:
mov a, @dptr
cjne a, 2, wait

next:
mov dps, #8
inc dptr
djnz r0, loop

; Display progress indicator
mov a, #'.'
acall printchar
djnz r1, loop

; Reset
mov dptr, #FLASH_ADDRESS
mov a, #0f0h
movx @dptr, a

; Print success message
mov a, #13
acall printchar
mov a, #10
acall printchar
mov a, #'D'
acall printchar
mov a, #'O'
acall printchar
mov a, #'N'
acall printchar
mov a, #'E'
acall printchar

; Done!
sjmp $

; Serial port 0 is initialized by the loader. Printing
; a character is therefore trivial.
tix bit scon.1
printchar:
jnb tix, $
clr tix
mov sbuf, a
jnb tix, $
ret
end

Flash Identification

Listing 3 is a C program that decodes the vendor and device for a number of flash memory chips using their Autoselect capabilities.
Listing 3. Flash Identification (identify.c)

/* ---------------------------------------------------------------------------
* Copyright (C) 2013 Maxim Integrated, All Rights Reserved.
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
* The above copyright notice and this permission notice shall be included
* in all copies or substantial portions of the Software.
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
* IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
* OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
* ARISING FROM, OUT OF, OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE.
* Except as contained in this notice, the name of Maxim Integrated
* shall not be used except as stated in the Maxim Integrated
* Branding Policy.
* ---------------------------------------------------------------------------*/

/* Identify - Tries to Identify Flash Memory Make/Model.
 * Run from bank 20 (using loader commands B20, X)
 */

#include <stdio.h>
#include <reg400.h>

void main()
{
    unsigned char vendor, device, ce;
    puts("DS80C400/DS80C410/DS80C411 Flash Memory Identification");
    do {
        printf("\nIdentify flash at which chip enable? ");
        do {
            putchar(ce = _getkey());
            if ((ce < '0') || (ce > '7'))
                printf(" 0-7> ");
        } while ((ce < '0') || (ce > '7'));
        while ((ce < '0') || (ce > '7'))
            puts("\n");
        ce -= '0';
        ce <<= 5; // 2MB per chip enable
        AP = ce;
#pragma asm
    /* Tickle Flash Memory */
    mov dptr, #0x5555
    mov dpx, ap
    mov a, #0xaa
    movx @dptr, a
    mov dptr, #0xaaaa
    mov dptr, #0xaaaa
}
mov dpx, ap
mov a, #0x55
movx @dptr, a

/* Read ID Command */
mov dptr, #0x5555
mov dpx, ap
mov a, #0x90
movx @dptr, a

/* Read Manufacturer ID */
mov dptr, #0
mov dpx, ap
movx a, @dptr

#pragma endasm

vendor = ACC;

#pragma asm

/* Reset Flash */
mov dptr, #0
mov dpx, ap
mov a, #0xf0
movx @dptr, a
mov a, #0xff
movx @dptr, a

#pragma endasm

#pragma asm

/* Tickle Flash Memory */
mov dptr, #0x5555
mov dpx, ap
mov a, #0xaa
movx @dptr, a
mov dptr, #0xaaaa
mov dpx, ap
mov a, #0x55
movx @dptr, a

/* Read ID Command */
mov dptr, #0x5555
mov dpx, ap
mov a, #0x90
movx @dptr, a

/* Read Manufacturer ID */
mov dptr, #0x01
mov dpx, ap
movx a, @dptr

#pragma endasm

device = ACC;

#pragma asm

/* Reset Flash */
mov dptr, #0
mov dpx, ap
mov a, #0xf0
movx @dptr, a
mov a, #0xff
movx @dptr, a

#pragma endasm

printf("Flash memory at CE%bu: Vendor ID %02bX, Device ID %02bX.\n --> ", ce >> 5, vendor, device);

switch (vendor) {


case 0x01: printf("Spansion AM");
switch (device) {
  case 0x37: puts("29LV008 Top Boot"); break;
  case 0x38: puts("29LV081"); break;
  case 0x3b: puts("29LV200 Top Boot"); break;
  case 0x3e: puts("29LV008 Bottom Boot"); break;
  case 0x49: puts("29LV160 Bottom Boot"); break;
  case 0x4c: puts("29LV116 Bottom Boot"); break;
  case 0x4f: puts("29LV040"); break;
  case 0x5b: puts("29LV800 Bottom Boot"); break;
  case 0xa3: puts("29LV033"); break;
  case 0xb5: puts("29LV004 Top Boot"); break;
  case 0xb6: puts("29LV004 Bottom Boot"); break;
  case 0xb9: puts("29LV400 Top Boot"); break;
  case 0xba: puts("29LV400 Bottom Boot"); break;
  case 0xbe: puts("29LV200 Bottom Boot"); break;
  case 0xc4: puts("29LV160 Top Boot"); break;
  case 0xc7: puts("29LV116 Top Boot"); break;
  case 0xc8: puts("29LV017"); break;
  case 0xda: puts("29LV800 Top Boot"); break;
  case 0xf6: puts("29LV320 Top Boot"); break;
  case 0xf9: puts("29LV320 Bottom Boot"); break;
  default:   puts(" ????"); break;
}
break;

case 0x1f: printf("Atmel AT");
switch (device) {
  case 0x21: puts("49BV/LV008 T"); break;
  case 0x22: puts("49BV/LV008"); break;
  case 0xeb: puts("49LL080"); break;
  default:   puts(" ????"); break;
}
break;

case 0x20: printf("ST M");
switch (device) {
  case 0x5b: puts("29W800 Bottom Boot"); break;
  case 0xd2: puts("29W008 Top Boot"); break;
  case 0xd7: puts("29W800 Top Boot"); break;
  case 0xdc: puts("29W008 Top Boot"); break;
  case 0xe3: puts("29W040"); break;
  case 0xea: puts("29W004 Top Boot"); break;
  case 0xeb: puts("29W004 Bottom Boot"); break;
  default:   puts(" ????"); break;
}
break;

case 0x89: printf("Intel or Sharp LH or "); // fall through
case 0x2c: printf("Micron MT");
switch (device) {
  case 0x16: puts("28F320J3"); break;
  case 0x70: puts("28F004B3/28F400B3 Top Boot"); break;
  case 0x71: puts("28F004B3/28F400B3 Bottom Boot"); break;
  case 0x9c: puts("28F008B3/28F800B3 Top Boot"); break;
  case 0x9d: puts("28F008B3/28F800B3 Bottom Boot"); break;
  case 0x9a: puts("28F016SC"); break;
  default:   puts(" ????"); break;
}
break;

case 0xbf: printf("SST SST");
switch (device) {
  case 0xc8: puts("39VF1681"); break;
  case 0xc9: puts("39VF1662"); break;
  case 0xd4: puts("39LF/VF512"); break;
  case 0xd5: puts("39LF/VF010"); break;
  case 0xd6: puts("39LF/VF020"); break;
  case 0xd7: puts("39LF/VF040"); break;
}
case 0xd8: puts("39LF/VF080"); break;
default: puts(" ?????"); break;
}
break;
case 0x02:
case 0xc2: printf("Macronix MX");
switch (device) {
    case 0x38: puts("29LV081"); break;
    case 0xa3: puts("29LV033"); break;
    case 0xc8: puts("29LV017"); break;
    default: puts(" ?????"); break;
}
break;
case 0xda: printf("Winbond W");
switch (device) {
    case 0xd6: puts("39L040"); break;
    default: puts(" ?????"); break;
}
break;
default: puts("Unknown vendor/unknown device");
break;
} while (1);
}

https://support.maximintegrated.com/micro

<table>
<thead>
<tr>
<th>Related Parts</th>
<th>Free Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>DS80C400 Network Microcontroller</td>
<td></td>
</tr>
<tr>
<td>DS80C410 Network Microcontrollers with Ethernet and CAN</td>
<td></td>
</tr>
<tr>
<td>DS80C411 Network Microcontrollers with Ethernet and CAN</td>
<td></td>
</tr>
</tbody>
</table>

More Information
For Technical Support: http://www.maximintegrated.com/support
For Samples: http://www.maximintegrated.com/samples
Other Questions and Comments: http://www.maximintegrated.com/contact

Application Note 3478: http://www.maximintegrated.com/an3478
APPLICATION NOTE 3478, AN3478, AN 3478, APP3478, Appnote3478, Appnote 3478
© 2013 Maxim Integrated Products, Inc.
Additional Legal Notices: http://www.maximintegrated.com/legal