Loop-Filter Configuration for the MAX3670 Low-Jitter PLL Reference Clock Generator
Loop-Filter Configuration for the MAX3670 Low-Jitter PLL Reference Clock Generator

1 Introduction

The MAX3670 low-jitter clock generator is a monolithic phase-locked loop (PLL) that uses an external high-Q voltage-controlled oscillator (VCO) to create a very low jitter clock signal phase-locked to a system clock input. It is ideal for SONET OC-48 or OC-192 applications requiring a very low jitter 156MHz or 622MHz clock signal. The contribution of the MAX3670 to total system jitter is typically small compared to that of the external VCO. When used with a low-jitter voltage-controlled SAW oscillator (VCSO) or a voltage-controlled crystal oscillator (VCXO), the total system jitter can be less than 1ps_{rms}.

Figure 1 is a block diagram of the MAX3670. The system clock input to the PLL is typically 78MHz, 156MHz, or 622MHz, and the VCXO or VCSO typically operates at 156MHz or 622MHz. The PLL bandwidth is adjustable from 10Hz to 10kHz by means of selectable on-chip dividers, phase detector gain selection, and external resistor values. The MAX3670 PLL jitter peaking can be held to less than 0.1dB with an external filter capacitor no larger than 2.2uF. An on-chip op amp provides loop-filter gain, and an optional clock output divider is offered. A lock detect output can be used to indicate the status of the system clock input.

This design note provides analysis and examples that address optimal PLL configuration, including external component values, internal divider settings, and internal phase detector gain for low-jitter applications.

2 MAX3670 Reference Clock Generator PLL Model

Figure 2 is a simplified model of the MAX3670 PLL in closed-loop operation. The phase-frequency detector converts phase error into current with a gain of \( K_{pd} \) (A/UI). In the MAX3670, one of two settings can be selected for \( K_{pd} \) using the GSEL inputs, which also control a portion of the feedback divider ratio. The loop filter, with transfer function \( F(s) \), operates on the phase detector output current to generate the control voltage to the VCO. This filter, in conjunction with the feedback divider, establishes the key characteristics of PLL operation, including bandwidth, output jitter, and PLL stability. The VCO then translates the filter output voltage to frequency, and the VCO output is fed back through the dividers to the phase-frequency detector. The external VCO transfer function is \( K_{vco}/s \), where \( K_{vco} \) (Hz/volt) is the VCO frequency gain, and \( 1/s \) represents the integration of frequency to phase.

\[ \text{Figure 1. MAX3670 low-jitter reference clock generator block diagram} \]
3 Closed-Loop PLL Model

When the PLL is in closed-loop operation, the small signal behavior is well characterized as a second-order linear system. The following is a brief summary of the relationships that govern the operation of the MAX3670 PLL.

The external VCO is the first integrator in the PLL transfer function, \( \frac{K_{vco}}{s} \). To control static phase error, the loop filter provides a second integrator, implemented via the internal op amp and capacitor \( C_1 \). For stability, a zero is added to the loop in the form of resistor \( R_1 \) in series with \( C_1 \). The location of this zero can be approximated as

\[
 f_z = \frac{1}{2\pi R_1 C_1}
\]

A high order pole (HOP) is also needed to reduce spurious noise from the phase detector. It can be implemented either by providing a compensation capacitor \( C_2 \), which produces a pole at

\[
 f_{hop} = \frac{1}{2\pi(20k\Omega)(C_2)}
\]

or by adding a lowpass filter, consisting of \( R_3 \) and \( C_3 \), directly on the VCO tuning port, which produces a pole at

\[
 f_{hop} = \frac{1}{2\pi R_3 C_3}
\]

Using \( R_3 \) and \( C_3 \) may be preferable, because it filters more noise in the PLL; but, in that case, it may still be necessary (particularly when using large values for \( R_1 \) and \( N \)) to provide filtering via \( C_2 \) in order to prevent clipping in the op amp. Finally, the external VCO adds a HOP, due to the modulation bandwidth of the tuning input. In order for the analysis presented here to model true system behavior, the pole associated with the VCO should be well above the other poles.

4 Factors Governing Closed-Loop PLL Behavior

The PLL phase transfer function relates the phase at the clock output of the MAX3670, \( \theta_{out} \), to the phase at the system clock input, \( \theta_{in} \). This transfer function describes how phase noise (jitter) is attenuated from the PLL input to the PLL output, and is shown in the bode plot of Figure 3. An important closed-loop performance specification is the loop bandwidth (in Hz), which is given by

\[
 K = \frac{K_{pd} R_1 K_{vco}}{2\pi N}
\]

Jitter present on the reference clock input is attenuated for frequencies higher than the loop bandwidth, \( K \). If the total output jitter is dominated by the noise in the clock input, then lowering the loop bandwidth will reduce system jitter.
The VCO phase transfer function relates the phase at the output of the PLL, \( \theta_{\text{out}} \), to the phase of the VCO. This transfer function describes how phase noise in the external PLL oscillator (VCXO or VCSO) is attenuated in the MAX3670 output, and is shown in Figure 4. VCO phase noise is attenuated at frequencies lower than the loop bandwidth (conversely, VCO phase noise at frequencies greater than the loop bandwidth is not attenuated). If the total output jitter is dominated by phase noise in the VCO, then raising the loop bandwidth will reduce system jitter.

Finally, any additional noise present at the VCO tuning input port, in the band between \( f_z \) and \( K \), will be transmitted to the output of the PLL with a gain of \( N/K_{\text{pd}}R_1 \) (UI/V).

5 PLL Configuration and External Component Selection

This section provides a brief explanation of the design choices that can be made to achieve the desired performance from the MAX3670 PLL. This process begins by choosing the PLL closed-loop bandwidth, VCO frequency, and system clock and feedback divider ratios, depending on the application. The external VCO might be a low-jitter VCXO for 155MHz applications or a low-jitter VCSO for 622MHz applications. Consult the vendor for minimum, maximum, and typical values of VCO gain, \( K_{\text{VCO}} \). If possible, the system clock divider, \( R_{\text{SEL}} \), and the VCO divider, \( V_{\text{SEL}} \), should be set so that the compare frequency at the LOL sample point is 78MHz, to provide optimum LOL detection. The next step is to set the values for the discrete resistors and capacitors to implement the desired pole locations.

In some important applications, it may be desirable to limit the jitter peaking in the PLL phase transfer function bandpass region to less than 0.1dB. This can be achieved by setting the zero frequency lower than the loop bandwidth by a factor of approximately 100, which produces a large damping coefficient. In this case, the jitter peaking, in dB, is given by

\[
\text{Peaking} = 20\log\left(1 + \frac{f_z}{K}\right).
\]

The next step in the PLL configuration is the selection of the HOP frequency. As noted before, a HOP is useful in cutting down high-frequency spurious noise from the digital phase detector. This is addressed by choosing the HOP frequency to be much less than the phase detector compare frequency. A good choice is \( 10*f_{\text{HOP}} < f_{\text{VCO}}/N \), where \( N \) is the total feedback division ratio. It should, however, be placed high enough in frequency that it does not decrease the overall loop phase margin and impact jitter peaking. This objective can be accomplished by making certain that \( f_{\text{HOP}} > 4K \). This will ensure that the contribution to jitter peaking from the HOP is less than 0.08dB.

The next section shows how a spreadsheet can be used as a tool to optimize the design.

6 Component Selection for Minimum Jitter

For a particular choice of loop bandwidth, VCO gain, and divider ratios, the values of the passive components \( C_1 \), \( C_2 \), and \( R_1 \) can be selected in a manner to minimize the intrinsic and spurious jitter components at the reference clock generator output. Of course, this does not include the unattenuated
jitter due to the VCO or transmitted through the PLL from the system clock input, as described above.

Intrinsic PLL noise is associated with the loop-filter feedback resistor, $R_1$. This noise in the MAX3670 scales with the value of $R_1$, and it rolls off below the zero frequency, $f_z$, and above the loop bandwidth, $K$, as discussed above. When measured in a 1kHz to 20MHz bandwidth, the intrinsic random jitter, in $\text{UI}_{\text{rms}}$ with respect to the VCO frequency, can be approximated by

$$\theta_{\text{rms}} = \sqrt{\frac{(36 \times 10^{-9} + 1.29 \times 10^{-12} R_1)^2}{K_{\text{vco}} 4}}$$

where the factor of 4 corresponds to $f_{\text{hop}} = 4K$.

Spurious noise results from unavoidable offsets in the MAX3670 op amp and elsewhere. In normal operation, the phase detector generates up and down pulses on each rising edge of the phase detector inputs, and these edges occur at the compare frequency $f_{\text{vco}}/N$. Any offsets in the loop cause either the up or down pulse to be slightly longer, which produces spurious noise. Subject to some reasonable assumptions, and if $f_{\text{hop}} < f_{\text{vco}}/N$, then the worst-case spurious output jitter, in $\text{UI}_{\text{rms}}$ with respect to the VCO frequency, is given by

$$\theta_{\text{rms}} = 0.3 \frac{f_{\text{hop}} K_{\text{pd}} K_{\text{vco}} R_1 \delta}{4 f_{\text{compare}}}.$$

where $\delta = 0.02$ is a factor that characterizes the offsets in the actual part. Table 1 shows how a spreadsheet can be used to facilitate selection of specific component values, given a particular VCO and loop bandwidth selection. In this example, the value of $C_1$ was limited to 2.2uF, in order to restrict the physical configuration to 0805 size. Otherwise, the values of $R_1$, $C_1$, and $C_2$ were chosen manually to minimize calculated intrinsic and spurious jitter contributions. In general, the least-intrinsic noise results from using lower values of $R_1$ and the feedback divider $N$.

**References**

For additional information on the MAX3670 low-jitter reference clock generator, see the product data sheet from Maxim.

(\url{http://pdfserv.maxim-ic.com/arpdf/MAX3670.pdf})

For further information on using the MAX3670, contact Maxim’s Applications Technical Support at 408-737-7600.

**Table 1. Spurious and Intrinsic Noise Spreadsheet**

<table>
<thead>
<tr>
<th>PLL Parameters for Typical 155MHz/622MHz Oscillators</th>
<th>Optimized for Output Noise</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Freq VCO (MHz)</strong></td>
<td><strong>Kvco (ppm/V)</strong></td>
</tr>
<tr>
<td>155.52</td>
<td>50</td>
</tr>
<tr>
<td>155.52</td>
<td>50</td>
</tr>
<tr>
<td>155.52</td>
<td>50</td>
</tr>
<tr>
<td>155.52</td>
<td>50</td>
</tr>
<tr>
<td>155.52</td>
<td>50</td>
</tr>
<tr>
<td>622.08</td>
<td>200</td>
</tr>
<tr>
<td>622.08</td>
<td>200</td>
</tr>
<tr>
<td>622.08</td>
<td>200</td>
</tr>
<tr>
<td>622.08</td>
<td>200</td>
</tr>
<tr>
<td>622.08</td>
<td>200</td>
</tr>
<tr>
<td>622.08</td>
<td>200</td>
</tr>
</tbody>
</table>

Assumptions:
1) Must have $C_1 < 2.2uF$
2) $f_z = \text{LoopBW}/100$
3) $f_{\text{hop}} = \text{LoopBW} \times 4$
4) No other significant higher-order poles
5) Jitter after 1kHz (SONET) highpass jitter filter